| 2007 | VLSI-SoC: From Systems To Silicon, Proceedings of IFIP TC 10, WG 10.5, Thirteenth International Conference on Very Large Scale Integration of System on Chip (VLSI-SoC 2005), October 17-19, 2005, Perth, Australia Ricardo Augusto da Luz Reis, Adam Osseiran, Hans-Jörg Pfleiderer |
| 2005 | 3D-SoftChip: A Novel 3D Vertically Integrated Adaptive Computing System. Chul Kim, A. M. Rassau, Stefan Lachowicz, Saeid Nooshabadi, Kamran Eshraghian |
| 2005 | A Comparison of Layout Implementations of Pipelined and Non-Pipelined Signed Radix-4 Array Multiplier and Modified Booth Multiplier Architectures. Leonardo Londero de Oliveira, Cristiano Santos, Daniel Lima Ferrão, Eduardo A. C. da Costa, José Monteiro, João Baptista dos Santos Martins, Sergio Bampi, Ricardo Augusto da Luz Reis |
| 2005 | A Methodology for Reliability Enhancement of Nanometer-Scale Digital Systems Based on a-priori Functional Fault- Tolerance Analysis. Milos Stanisavljevic, Alexandre Schmid, Yusuf Leblebici |
| 2005 | A Novel MicroPhotonic Structure for Optical Header Recognition. Muhsen Aljada, Kamal E. Alameh, Adam Osseiran, Khalid Al-Begain |
| 2005 | A Traffic Injection Methodology with Support for System-Level Synchronization. Shankar Mahadevan, Federico Angiolini, Jens Sparsø, Luca Benini, Jan Madsen |
| 2005 | A Transistor Placement Technique Using Genetic Algorithm and Analytical Programming. Cristiano Lazzari, Lorena Anghel, Ricardo Reis |
| 2005 | Caronte: A methodology for the Implementation of Partially dynamically Self-Reconfiguring Systems on FPGA Platforms. Alberto Donato, Fabrizio Ferrandi, Massimo Redaelli, Marco D. Santambrogio, Donatella Sciuto |
| 2005 | Combined Test Data Selection and Scheduling for Test Quality Optimization under ATE Memory Depth Constraint. Erik Larsson, Stina Edbom |
| 2005 | Current Mask Generation: an Analog Circuit to Thwart DPA Attacks. Daniel Mesquita, Jean-Denis Techer, Lionel Torres, Michel Robert, Guy Cathébras, Gilles Sassatelli, Fernando Gehm Moraes |
| 2005 | Defragmentation Algorithms for Partially Reconfigurable Hardware. Markus Koester, Heiko Kalte, Mario Porrmann, Ulrich Rückert |
| 2005 | Exact BDD Minimization for Path-Related Objective Functions. Rüdiger Ebendt, Rolf Drechsler |
| 2005 | Improving DPA Resistance of Quasi Delay Insensitive Circuits Using Randomly Time-shifted Acknowledgment Signals. G. Fraidy Bouesse, Marc Renaudin, Gilles Sicard |
| 2005 | Issues in Model Reduction of Power Grids. João M. S. Silva, L. Miguel Silveira |
| 2005 | Modeling the Traffic Effect for the Application Cores Mapping Problem onto NoCs. César A. M. Marcon, José Carlos S. Palma, Ney Laert Vilar Calazans, Fernando Gehm Moraes, Altamiro Amadeu Susin, Ricardo Augusto da Luz Reis |
| 2005 | Modular Asynchronous Network-on-Chip: Application to GALS Systems Rapid Prototyping. Jerome Quartana, Laurent Fesquet, Marc Renaudin |
| 2005 | Molecular Electronics - Devices and Circuits Technology. Paul D. Franzon, David Nackashi, Christian Amsinck, Neil Di Spigna, Sachin Sonkusale |
| 2005 | On The Design of A Dynamically Reconfigurable Function-Unit for Error Detection and Correction. Thilo Pionteck, Thomas Stiefmeier, Thorsten Staake, Manfred Glesner |
| 2005 | On-chip Pseudorandom Testing for Linear and Nonlinear MEMS. Achraf Dhayni, Salvador Mir, Libor Rufer, Ahcène Bounceur |
| 2005 | Pareto Points in SRAM Design Using the Sleepy Stack Approach. Jun-Cheol Park, Vincent John Mooney III |
| 2005 | Scan Cell Reordering for Peak Power Reduction during Scan Test Cycles. Nabil Badereddine, Patrick Girard, Serge Pravossoudovitch, Arnaud Virazel, Christian Landrault |
| 2005 | Technology Mapping for Area Optimized Quasi Delay Insensitive Circuits. Bertrand Folco, Vivian Brégier, Laurent Fesquet, Marc Renaudin |